
Table of Contents
1. PC44 Hardware Functions.................................................................. 1
1.1 PC44 Bus Interface...................................................................................................................... 1
1.2 PC44 Memory.............................................................................................................................. 3
1.2.1 PC44 Local Memory............................................................................................................. 3
1.2.2 Local Boot FLASH Memory................................................................................................ 3
1.2.3 Local SRAM Memory........................................................................................................... 4
1.2.4 PC44 Global Memory........................................................................................................... 4
1.2.4.1 Global Arbitration............................................................................................................ 4
1.2.4.2 Global Peripheral Region.................................................................................................4
1.2.5 Wait States............................................................................................................................. 6
1.2.6 Memory Options ................................................................................................................... 7
1.2.7 Dual Port Memory................................................................................................................ 8
1.2.7.1 Dual Port Semaphores...................................................................................................... 9
1.2.8 PC44 Boot PROM............................................................................................................... 10
1.3 Processor Interrupts.................................................................................................................. 11
1.3.1 Interrupt Combinations...................................................................................................... 11
1.3.2 Interrupt Types................................................................................................................... 11
1.3.3 Interrupt Selection.............................................................................................................. 13
1.4 TIM40 Expansion Sites............................................................................................................. 15
1.4.1 TIM40 Comm Port Interconnections................................................................................ 15
1.4.2 TIM Site JTAG Considerations......................................................................................... 16
1.5 Peripherals ................................................................................................................................. 18
1.5.1 External Memory Mapped Peripherals ............................................................................ 18
1.5.2 Timer Source Selection....................................................................................................... 20
1.5.3 The Parallel I/O Ports......................................................................................................... 20
1.5.3.1 Digital Connections......................................................................................................... 21
1.5.4 The 82C54 Counter/Timers................................................................................................ 21
1.5.5 Analog I/O ........................................................................................................................... 22
1.5.6 Analog Input........................................................................................................................ 23
1.5.6.1 PC44 A/D Register Set....................................................................................................25
1.5.6.2 A/D Conversion Triggering............................................................................................ 26
1.5.6.3 A/D Channel Calibration................................................................................................ 27
1.5.6.4 Input Range Control....................................................................................................... 27
1.5.6.5 Single-Ended/Differential Inputs................................................................................... 28
1.5.6.6 Analog Multiplexer......................................................................................................... 29
1.5.6.7 MUX Software Cautions................................................................................................ 31
1.5.6.8 Programmable Gain Amplifiers..................................................................................... 32